Abstract
C-based cycle-accurate simulations are used to evaluate the performance of a Network-on-Chip (NoC) based on an improved version of the modified Fat Tree topology. The modification simplifies routing further and guarantee orderly reception of packets without any loss of performance. Several traffic models have been used in these simulations; Bursty and non-bursty traffic with uniformly-distributed destination addresses and non-uniformly-distributed destination addresses. A simple new traffic model has been developed for generating non-uniformly-distributed destination addresses. This model is general enough to be used in developing new NoC architectures and captures universally accepted place-and-route methodologies. Simulation results are used to illustrate how the hardware resources of a modified Fat Tree NoC can be minimized without affecting the network performance. The performance of a NoC with regular Mesh topology was also evaluated for comparison with the modified Fat Tree topology.
| Original language | English |
|---|---|
| Pages (from-to) | 757-780 |
| Number of pages | 24 |
| Journal | Journal of Circuits, Systems and Computers |
| Volume | 20 |
| Issue number | 4 |
| DOIs | |
| State | Published - Jun 2011 |
Bibliographical note
Funding Information:This work was supported by King Fahd University of Petroleum and Minerals (KFUPM) through grant # IN070367. Facilities support by King Fahd University of Petroleum and Minerals is highly appreciated.
Keywords
- ASICs
- Networks-on-Chip
- Systems-on-Chip
- fat tree
- interconnection networks
- routing
ASJC Scopus subject areas
- Hardware and Architecture
- Electrical and Electronic Engineering