High-speed self-timed carry-skip adder

A. Amin*

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

5 Scopus citations

Abstract

An efficient self-timed carry-skip adder with low area overhead and fast operation is proposed. The adder combines delay-insensitive and bounded delay completion signal detection techniques to define a novel, reliable, area-efficient and high-speed completion-detection circuit. The circuit employs double-rail encoded carry signals together with process-tracking delay circuit elements to efficiently produce a final completion signal of tight acknowledge slack time under different operating conditions. In addition the proposed adder employs carry-skip speed-up circuitry resulting in a novel self-timed carry-skip adder that is quite efficient in terms of both speed and area.

Original languageEnglish
Pages (from-to)574-582
Number of pages9
JournalIEE Proceedings: Circuits, Devices and Systems
Volume153
Issue number6
DOIs
StatePublished - 2006

ASJC Scopus subject areas

  • Electrical and Electronic Engineering

Fingerprint

Dive into the research topics of 'High-speed self-timed carry-skip adder'. Together they form a unique fingerprint.

Cite this