Abstract
An efficient self-timed carry-skip adder with low area overhead and fast operation is proposed. The adder combines delay-insensitive and bounded delay completion signal detection techniques to define a novel, reliable, area-efficient and high-speed completion-detection circuit. The circuit employs double-rail encoded carry signals together with process-tracking delay circuit elements to efficiently produce a final completion signal of tight acknowledge slack time under different operating conditions. In addition the proposed adder employs carry-skip speed-up circuitry resulting in a novel self-timed carry-skip adder that is quite efficient in terms of both speed and area.
| Original language | English |
|---|---|
| Pages (from-to) | 574-582 |
| Number of pages | 9 |
| Journal | IEE Proceedings: Circuits, Devices and Systems |
| Volume | 153 |
| Issue number | 6 |
| DOIs | |
| State | Published - 2006 |
ASJC Scopus subject areas
- Electrical and Electronic Engineering