Abstract
This paper presents an architecture that enhances the testability of controlled-impedance buffers (CIBs). By testing CIBs digitally, the new architecture overcomes most of the problems with the traditional testing method. Most of these problems are test cost related. While reducing the test cost, the new architecture allows for higher test quality that even includes delay testing capabilities.
| Original language | English |
|---|---|
| Pages (from-to) | 131-141 |
| Number of pages | 11 |
| Journal | Arabian Journal for Science and Engineering |
| Volume | 33 |
| Issue number | 1 B |
| State | Published - Apr 2008 |
Keywords
- Computer engineering
- Digital testing
- IO characterization
- IO testing
ASJC Scopus subject areas
- General
Fingerprint
Dive into the research topics of 'Enhanced digital test and characterization of controlled-impedance buffers'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver