Bit-level pipelined digit serial GF(2m) multiplier

M. K. Ibrahim*, A. Almulhem

*Corresponding author for this work

Research output: Contribution to journalConference articlepeer-review

1 Scopus citations

Abstract

A low latency digit serial multiplier for GF(2m) that can be pipelined to the bit-level is presented in this paper, Unlike existing structures, the new multiplier does not put any restriction on the type of generator polynomial used or the digit size. Furthermore. the latency of the new multiplier is significantly less than the latency of the existing bit-level pipelined digit-serial multiplier.

Original languageEnglish
Pages (from-to)IV586-IV589
JournalMaterials Research Society Symposium - Proceedings
Volume626
StatePublished - 2001

ASJC Scopus subject areas

  • General Materials Science
  • Condensed Matter Physics
  • Mechanics of Materials
  • Mechanical Engineering

Fingerprint

Dive into the research topics of 'Bit-level pipelined digit serial GF(2m) multiplier'. Together they form a unique fingerprint.

Cite this