Abstract
This paper presents design of an adder generator, for the production of area-time-optimal adders. A unique feature of the proposed generator is its integrated synthesis and layout environment achieved by providing relative placement information to the synthesis tool. Adders produced by this generator are dynamically configured for a given technology library, wire-load model, delay, and area goal. The adder architecture used in this generator is a hybrid of Brent & Kung, carry select, and ripple carry adders. When compared with standard cell fast adders, a 20%-50% reduction in area with comparable delays is achieved. The reduction comes from a judicious selection of ripple carry or carry select adders based on computation of delays. When performance is being met, the carry select adders are replaced with ripple carry adders. The proposed generator has been integrated into a commercially available high-performance datapath design tool.
| Original language | English |
|---|---|
| Pages (from-to) | V141-V144 |
| Journal | Proceedings - IEEE International Symposium on Circuits and Systems |
| Volume | 5 |
| State | Published - 2003 |
ASJC Scopus subject areas
- Electrical and Electronic Engineering